清大專區
協調資源確保專案運作符合計畫 協助衍生客制化產品 協助工程師彙整文件並管理相關文件與檔案 協助產品認證相關文書作業 製作產品規格及說明書
弱電工程丶電話總機丶 安裝丶維護工程師 用戶端電腦維護與及故障排除 伺服器硬體維護與設定安裝 網路設備維護丶問題故障排除 設備庫存管理
1. Work on 7nm~3nm design implementation, methodology, and sign-off 2. Perform synthesis, DFT, floorplan, clock planning, place and route, timing closure, ECO, IR signoff, and physical verification 3. Manage schedule, resolve design and flow issues, drive methodologies and execution
* Define and optimize SOC hardware architecture and associated software flows in aspects of system performance/power/area to improve MediaTek‘s product competitiveness. * Develop simulation and analysis platforms for performance/power/area analysis. * Work Loction : HsinChu, Taipei
無線通訊系統數位ip 設計實現
Analog/RF IC layout
1. 先進封裝BGA基板佈線與佈線實體驗證 2. 2.5D IC (CoWoS_S; CoWoS_L; CoWoS_R; EMIB) RDL 與基板佈線與佈線實體驗證 3. 與封裝設計工程師合作完成封裝設計需求與目標 4. 新封裝佈線方式評估與開發 5. 新封裝佈線輔助設計軟體評估
1. Product planning, marketing, promotion and project design-in 2. Market analysis and Business Strategy 3. Customer relationship management
1. RF IC 設計. 2. 頻率合成器, 鎖相迴路, 壓控振盪器, 晶體振盪器, 除頻器 設計.
1. 系統分析: 評估及分析系統效能/功耗及應用程式行為分析拆解 2. 工具開發: 開發特有的工具加速系統分析及性能決策(自動化/抽取性能指標) 3. 效能優化: 跨團隊合作優化系統效能/功耗或改善應用行為
MTK電源管理部門設計設計電源管理IC及電源管理單元以滿足各式各樣智慧手機, IOT, 車用, 以及ASIC的需求. 職缺包含: 1. DC-DC 轉換器 2. 線性電壓調節器 3. 切換電壓調節器
協助電源管理晶片規格製定, 新 IP 開發規劃及產品驗證協助類比晶片IP開發, 驗證.
高速類比 SerDes 電路設計 Work Location : 新竹/竹北/台北/台南
This position involves developing memory architectures, creating circuit implementation techniques and be an interface with CAD team for full verification and model generation. You have opportunity to know how memory design can be implemented into all Mediatek products.
1. 開發, 優化與維護 4G/5G Modem 自動化整合測試平台, CI Flow 等. 2. 開發, 優化與維護 4G/5G Modem Simulator 3. 開發, 優化與維護 4G/5G Modem 研發流程與驗證平台的 Tool Chain
分析及優化手機 5G TestBed 平台的效能,包括以下項目 1. 整合與移植不同 Linux 平台 (Ex. Ubuntu, Cent, RedHat, ...) 2. 整合與應用 Intel/AMD CPU Accelerator API (Ex. Intel Core i9 9/10/12th AVX/TBB/MKL; AMD...) 3. 分析與調校系統整體效能 (Ex. Linux Kernel, Process, Thread, Peripheral(Ethernet/PCIe/...) Driver, ...)
- Logic/Physical Synthesis by using advanced optimization techniques(below N7) and generate optimized Gate Level Netlist for Timing, Area, Power. - Debug the timing/area/congestion issues and work with RTL & Physical designers to resolve them. - Run Formal Verification checks between RTL and Gate level netlist and debug the aborts, inconclusive and Logic Equivalency failures. - DFT insertion, ATPG and gate-level simulation - Developing Automation scripts and Methodology for all FE-tools including (Lint, CDC, RDC, Synthesis, STA, Power). - Interact with Physical Design Engineers and provide them with timing/congestion feedback.
- RTL/Logic Integration and Verification - Develop Timing Constraints for RTL-Synthesis and PrimeTime-STA for the blocks and the top level including SOC. - Use cdc tool to check RTL/SDC quality - Develop Power Intent Specification in UPF for the multi-vdd designs.
1. Define GPU compiler software architecture and interfaces. 2. Development/implement GPU compiler pipeline, linking and various optimizations/transformations. 3. Collaborate with Driver team, HW team to implement new API & HW features. 4. Collaborate with Driver team, HW team to improve/tune performance & power consumption. 5. Execute & deliver to meet milestones/schedules. 6. Analyze and debug code generation issues. 7. Analyze and influence future GPU architectures. 8. Construct reliable & trustable relationships across teams internally & externally. 9. The position can be located at Hsinchu or Taipei
1.從系統應用功秏分析, 與 IP, SoC 與軟體團隊合作, 推進 SoC low power 軟硬體架構的演進. 2.產品規格定義時, 分析不同架構與 IP 選項, 在系統應用功秏體驗的差異, 產出產品應用 power dash board, 提供產品規格決策的依據. 3.執行或協助功秏量測, 與power model預估的功秏做校正 4.分析PMIC/Power rail 設計, SoC power state 與 data-path power等, 並且提出SOC 設計優化方案 5.提出系統優化的方向, 達到最佳的產品電池使用續航時間與使用體驗